Kapat
0 Ürün
Alışveriş sepetinizde boş.
Kategoriler
    Filtreler
    Preferences
    Ara

    Verilog HDL 2e

    Yayınevi : Pearson Education
    Yazar : Samir Palnitkar
    ISBN :9780132599702
    Sayfa Sayısı :496
    Baskı Sayısı :2
    Ebatlar :17.5 x 2.8 x 23.9 cm
    Basım Yılı :2003
    Fiyat ve temin süresi için lütfen bize ulaşın

    Bu ürün için iade seçeneği bulunmamaktadır.

    Tükendi

    Tahmini Kargoya Veriliş Zamanı: 6-8 hafta

    Appropriate for all courses in digital IC or system design using the Verilog Hardware Description Language (HDL). Fully updated for the latest versions of Verilog HDL, this complete reference progresses logically from the most fundamental Verilog concepts to today's most advanced digital design techniques. Written for both experienced students and newcomers, it offers broad coverage of Verilog HDL from a practical design perspective. One step at a time, Samir Palnitkar introduces students to gate, dataflow (RTL), behavioral, and switch level modeling; presents the Programming Language Interface (PLI); describes leading logic synthesis methodologies; explains timing and delay simulation; and introduces many other essential techniques for creating tomorrows complex digital designs. Palnitkar offers a wealth of proven Verilog HDL modeling tips, and more than 300 fully-updated illustrations, examples, and exercises. Each chapter contains detailed learning objectives and convenient summaries.

    Ürünler özellikleri
    Dil İngilizce
    Cilt Tipi Ciltsiz

    Appropriate for all courses in digital IC or system design using the Verilog Hardware Description Language (HDL). Fully updated for the latest versions of Verilog HDL, this complete reference progresses logically from the most fundamental Verilog concepts to today's most advanced digital design techniques. Written for both experienced students and newcomers, it offers broad coverage of Verilog HDL from a practical design perspective. One step at a time, Samir Palnitkar introduces students to gate, dataflow (RTL), behavioral, and switch level modeling; presents the Programming Language Interface (PLI); describes leading logic synthesis methodologies; explains timing and delay simulation; and introduces many other essential techniques for creating tomorrows complex digital designs. Palnitkar offers a wealth of proven Verilog HDL modeling tips, and more than 300 fully-updated illustrations, examples, and exercises. Each chapter contains detailed learning objectives and convenient summaries.

    Ürünler özellikleri
    Dil İngilizce
    Cilt Tipi Ciltsiz
    >